

# **SNS COLLEGE OF TECHNOLOGY**

**Coimbatore-35 An Autonomous Institution** 

Accredited by NBA – AICTE and Accredited by NAAC – UGC with 'A++' Grade Approved by AICTE, New Delhi & Affiliated to Anna University, Chennai

# **DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING**

## **19ECB231 – DIGITAL ELECTRONICS**

### II YEAR/ III SEMESTER

UNIT 3 – SEQUENTIAL CIRCUITS

**TOPIC 1 - LATCHES** 







### **SEQUENTIAL CIRCUITS**



9/20/2024









This sequential circuit contains a set of inputs and outputs The outputs of sequential circuit depends not only on the combination of present inputs but also on the previous outputs Previous output is nothing but the present state Therefore, sequential circuits contain combinational circuits along with memory storage elements

 Some sequential circuits may not contain combinational circuits, but only memory elements





## LATCH

- LATCH –building block of sequential circuits capable of storing one bit ulletinformation
- It has 2 output states Q and Q Complement •
- It is built from Logic gates •
- Latches does not have Clock signal instead it have enable line •
- Output changes only when enable input signal is applied ullet
- Latch is level Triggered ullet

9/20/2024





- A trigger
  - The state of a latch or flip-flop is switched by a change of the control input
- Level triggered latches
- Edge triggered flip-flops





. 5.8





### **EDGE TRIGGERING**



Latches/ DIGITAL ELECTRONICS/P.UMAMAHESWARI /AP/ECE/SNSCT



# Falling-edge

# count occurs here



|                  | Level Triggering                      | 4              | Edge Trigg   |
|------------------|---------------------------------------|----------------|--------------|
| 1.               | It is of two types                    | 1.             | It is of two |
|                  | - High level triggering               | e <sup>n</sup> | - Positive   |
|                  | - Low level triggering                | 1 1d<br>-      | - Negative   |
| 2.               | The latch or flip-flop circuits which | 2.             | Those flip   |
| 8                | change their outputs only             | STR            | outputs o    |
|                  | corresponding to active high or low   | 4              | positive or  |
| 1                | levels are called as level triggered  |                | input are c  |
| 87) <sup>H</sup> | latches or flip-flops.                |                | flops.       |



# gering

- types :
- edge triggering e edge triggering p-flops which change their
- only corresponding to the or negative edge of the clock called as edge triggered flip-



### **TYPES OF LATCH**

1.SR Latch R=Reset and S=Set 2.D Latch D means Delay 3.T Latch T means Toggle 4.JK Latch





### SR LATCH







### SR LATCH

Characteristics Equation



Latches/ DIGITAL ELECTRONICS/P.UMAMAHESWARI /AP/ECE/SNSCT

9/20/2024





### SR LATCH

Excitation Table

| T | Qr | Ant | 2        |
|---|----|-----|----------|
| T | 0  | 0   | 0        |
|   | 0  | )   | ١        |
|   | 1  | 0   | 0        |
|   | l  | 1   | $\times$ |

Latches/DIGITAL ELECTRONICS/P.UMAMAHESWARI /AP/ECE/SNSCT

9/20/2024





11/18



D LATCH













Equation characteristiu

an  $\mathcal{D}$ 0 Ø 0 0



Latches/ DIGITAL ELECTRONICS/P.UMAMAHESWARI /AP/ECE/SNSCT

Qn

0

0

1







### **ADVANTAGES OF LATCHES**

- The advantages of latches include the following.
- The designing of latches is very flexible when we compare with FFs (flip-flops)
- The latches utilize less power.
- The performance of latch in the design of the high-speed circuit is quick because these are asynchronous within the design and there is no need of CLK signal.
- The shape of the latch is very small and occupies less area • If the operation of latch based circuit is not finished in a set time, they borrow the necessary time from other to complete the operation
- Latches give aggressive clocking when contrasted with flip-flop circuits.





### **APPLICATIONS OF LATCHES**

- The applications of latches include the following.
- Generally, latches are used to keep the conditions of the bits to encode binary numbers
- Latches are single bit storage elements which are widely used in computing as well as data storage.
- Latches are used in the circuits like power gating & clock as a storage device.
- D latches are applicable for asynchronous systems like input or output ports.
- Data latches are used in synchronous two-phase systems for reducing the transit count.



wing. ditions of the bits



### **ASSESSMENTS**

1.What is Latch?

2.List the types of latches.

3.Difference between level trigger and edge triggering.





# THANK YOU



